## **UNIVERSITY OF CALIFORNIA, BERKELEY**

# College of Engineering Department of Electrical Engineering and Computer Sciences

Jan M. Rabaey Homework #8 EECS 141 (SP10)

Due Friday, April 30, 5pm, box in 240 Cory

#### [PROBLEM 1] GENERAL SCALING (30pts)

(a) **(5pts)** A company has implemented a single-core microprocessor in 90nm technology with 300mV threshold voltages, that operates at 3.8GHz with a 1.2V supply, a 100W power dissipation, and a die area of  $200 \text{mm}^2$ . They would like to build a dual core microprocessor in the same technology, by duplicating the single core design. What frequency and supply voltage should be for the dual core design to maintain the same size of the heat sink, i.e.  $P_{DUAL} = P_{SINGLE}$ ? You can assume that the frequency of operation is roughly linearly proportional to the supply voltage in this technology, i.e.  $f \propto V_{DD}$ .

```
\begin{split} P &\propto C^* V_{DD}{}^{2*} f \rightarrow P \propto C^* V_{DD}{}^{3} \\ P_{DUAL} / P_{SINGLE} &= C_{DUAL}{}^* V_{DD,DUAL}{}^{3} / C_{SINGLE}{}^* V_{DD,SINGLE}{}^{3} = 1 \\ V_{DD,DUAL}{}^{3} / V_{DD,SINGLE}{}^{3} &= \frac{1}{2} \\ V_{DD,DUAL} &= 0.95 V \\ f_{DUAL} / f_{SINGLE} &= V_{DD,DUAL} / V_{DD,SINGLE} \\ f_{DUAL} &= 3GHz \end{split}
```

(b) **(5pts)** If the single-core design from part (a) is fabricated with a 65nm technology with 1.0V supply, what would be its size, frequency of operation, and power? You can assume that all of the power is switching power, i.e. no static current and leakage current.

```
\begin{split} &S{=}90nm/65nm{=}18/13,\ U{=}1.2/1.0{=}1.2\\ &AREA \varpropto 1/S^2 \to AREA_{65nm}{=}1/S^{2*}AREA_{90nm} = 104.32mm2\\ &f \varpropto 1/tp \varpropto S \to f_{65nm} = S^*f_{90nm} = 5.26GHz\\ &P \varpropto 1/U^2 \to P_{65nm} = 1/U^{2*}P_{90nm} = 69.44W \end{split}
```

(c) **(5pts)** According to the scaling rules, what should be the threshold voltage in the 1.0V 65nm technology, if the 90nm from part (a) is the starting technology?

```
V_{TH.65nm} = 1/U * V_{TH.90nm} = 0.25V
```

(d) (15pts) If the total power of 100W was actually composed of 80% switching and 20% leakage in a single-core design from part (a), what would be the total power (P<sub>DYNAMIC</sub> + P<sub>LEAKAGE</sub>) of a scaled processor in 65nm technology with 1.0V supply? Assume the sub-threshold slope S=80mV/dec. The leakage current can be expressed as I<sub>LEAKAGE</sub> ∝ Is\*exp(0-V<sub>TH</sub>/nV<sub>T</sub>) @ V<sub>GS</sub>=0V where V<sub>T</sub> is thermal voltage (kT/q), n=1.5, and Is=4uA (VT, n, and Is are independent of scaling). You can assume that the chip operates at room temperature (300K).

```
\begin{split} &P_{\text{DYNAMIC}} \propto 1/U^2 \\ &P_{\text{DYNAMIC,90nm}} = 0.8 * 100W = 80W \\ &\therefore P_{\text{DYNAMIC,65nm}} = 1/U^{2*}P_{\text{DYNAMIC,90nm}} = 55.56W \\ &P_{\text{LEAKAGE,90nm}} = 0.2 * 100W = 20W \\ &I_{\text{LEAKAGE,90nm}} = P_{\text{LEAKAGE,90nm}} / V_{\text{DD,90nm}} = 20/1.2 = 16.67A \\ &I_{\text{LEAKAGE}} \propto Is^* exp(-V_{\text{TH}}/nV_{\text{T}}) \\ &I_{\text{LEAKAGE,65nm}} / I_{\text{LEAKAGE,90nm}} = exp[(V_{\text{TH,90nm}} - V_{\text{TH,65nm}})/(n^*V_{\text{T}})] \\ &From \ pard(c), \ V_{\text{TH,65nm}} = 1/U * V_{\text{TH,90nm}} = 0.25V \\ &I_{\text{LEAKAGE,65nm}} = I_{\text{LEAKAGE,90nm}} * exp[(0.3 - 0.25)/(1.5*26mV)] = 60.08A \\ &\therefore P_{\text{LEAKAGE,65nm}} = I_{\text{LEAKAGE,65nm}} * 1.0 = 60.08W \\ &90nm: \ P_{\text{DYNAMIC,90nm}} + P_{\text{LEAKAGE,90nm}} = 96.67W \\ &65nm: \ P_{\text{DYNAMIC,65nm}} + P_{\text{LEAKAGE,65nm}} = 115.64W \end{split}
```

### [PROBLEM 2] Activity Factors and Sensitivity Analysis (30pts)

This problem will deal with the circuit in Fig.2; throughout this problem you can assume that  $C_D = 0$ , i.e.  $\gamma = 0$ .



- (a) **(5pts)** Assuming that all of the inputs A, B, C, and D have equal probability of being a 1 or a 0, what are the activity factors (i.e.,  $\alpha_{0\rightarrow 1}$ ) at each of the nodes of the circuit (i.e., n0 n3)?
  - i) n0: P(n0=0)=P(A=1)\*P(B=1)=1/4  $\alpha_{0\to 1}$ (n0) = 1/4\*(1- 1/4) = 3/16
  - ii) Inverter does not change activity factor
    - $\alpha_{0\to 1}(n1) = \frac{1}{4}*(1-\frac{1}{4}) = \frac{3}{16}, \text{ NOTE: } P(n1=1) = P(n0=0) = \frac{1}{4}$
  - iii) n2: P(n2=0)=P(n1=1)\*P(C=1)=1/4\*1/2 = 1/8  $\alpha_{0\to 1}$ (n2) = 1/8\*(1-1/8) = 7/64
  - iv) n3: The same as n2 = 7/64

(b) (5pts) Assuming the circuit operates with a supply voltage VDD and a clock frequency f, what is the total dynamic power consumed by this circuit as a function of Cin, C1, C2, and C<sub>L</sub> (as labeled above)? Note that you should include the power dissipated by driving the A, B, C, and D inputs.

```
\begin{split} P_{A} &= \alpha_{0 \to 1}(A)^* Cin^* V DD^{2*f} = 1/4^* Cin^* V DD^{2*f} \\ P_{B} &= \alpha_{0 \to 1}(B)^* Cin^* V DD^{2*f} = 1/4^* Cin^* V DD^{2*f} \\ P_{C} &= \alpha_{0 \to 1}(C)^* C2^* V DD^{2*f} = 1/4^* C2^* V DD^{2*f} \\ P_{D} &= \alpha_{0 \to 1}(D)^* C2^* V DD^{2*f} = 1/4^* C2^* V DD^{2*f} \\ P_{n0} &= \alpha_{0 \to 1}(n0)^* C1^* V DD^{2*f} = 3/16^* C1^* V DD^{2*f} \\ P_{n1} &= \alpha_{0 \to 1}(n1)^* 2^* C2^* V DD^{2*f} = 3/8^* C2^* V DD^{2*f} \\ P_{n2} &= \alpha_{0 \to 1}(n2)^* CL^* V DD^{2*f} = 7/64^* CL^* V DD^{2*f} \\ P_{n3} &= \alpha_{0 \to 1}(n3)^* CL^* V DD^{2*f} = 7/64^* CL^* V DD^{2*f} \\ &\therefore P_{TOTAL} = [1/2^* Cin + 3/16^* C1 + 7/8^* C2 + 7/32^* CL]^* V DD^{2*f} \end{split}
```

(c) **(5pts)** Assuming that A is the critical input (i.e., the last one to transition) and that the transistors are quadratic long-channel, what is the delay of the decoder (in units of tinv) as a function of Cin, C1, C2, and  $C_L$ ? Use LE method. Assume that tinv = 50pS.

```
LE<sub>NAND2</sub>=4/3
Tp = tinv*[4/3*C1/Cin + 2*C2/C1 + 4/3*CL/C2] because \gamma=0.
= 50pS*[4/3*C1/Cin + 2*C2/C1 + 4/3*CL/C2]
```

(d) **(10pts)** With the specific sizes shown above, what are the sensitivities  $S_{C1}$  and  $S_{C2}$ , where  $S_{C2} = (\partial Power/\partial x)/(\partial Delay/\partial x)$ ?

```
From part(b), P_{TOTAL} = [1/2*Cin + 3/16*C1 + 7/8*C2 + 7/32*CL]*VDD^2*f.
From part(c), Tp = tinv*[4/3*C1/Cin + 2*C2/C1 + 4/3*CL/C2].
```

```
\begin{split} \text{i)} & \qquad \text{For C1,} \\ & \qquad S_{\text{C1}} = (\partial \ \text{Power}/\partial \ \text{C1})/(\partial \ \text{Tp}/\partial \ \text{C1}) \\ & \qquad = (3/16^* \ \text{VDD}^{2*}f) \ / \ (4/3^*1/\text{Cin} - 2^*\text{C2}/\text{C1}^2)^*tinv \\ & = -0.1125^* \ \text{VDD}^{2*}f \ / \ tinv \end{split} \text{ii)} & \qquad \text{For C2,} \\ & \qquad S_{\text{C2}} = (\partial \ \text{Power}/\partial \ \text{C2})/(\partial \ \text{Tp}/\partial \ \text{C2}) \\ & \qquad = (7/8^* \ \text{VDD}^{2*}f) \ / \ (2/\text{C1} - 4/3^*\text{CL/C2}^2)^*tinv \\ & = 2.148^* \ \text{VDD}^{2*}f \ / \ tinv \end{split}
```

(e) **(5pts)** If you could change only one of the gate sizes (i.e., either C1 or C2), which one would you change, and in what direction? Be sure to explain your answer.

The magnitude of SC2 is larger than SC1. Moreover the sign of SC3 is positive. This means that if we decrease C2, we can get both lower power AND smaller delay. So, C2 should be decreased.

#### [PROBLEM 3] Minimum Energy Design (40pts)

Consider the logic block in Fig.3, consisting of sub-blocks A and B.



Sub-block A can be sized for the minimum delay of 3nS with the nominal supply voltage (1.2V) and the sub-block B can be sized for the minimum delay of 1nS with the nominal supply voltage, and their delays are additive ( $t_A+t_B=4nS$ ). Your task is to minimize the energy of operation of this block ( $t_A+t_B$ ) when running at 5nS (which is more than the minimum delay by 1nS).

#### Assumption:

- i) The capacitance of logics is proportional to their size,
- ii) The supply voltage is much higher than  $V_{TH}$ ,
- iii) All of the energy is switching energy, i.e. no static current and leakage current.
- iv) Long channel device and no channel length modulation.  $\lambda = 0$ .

Energy-delay tradeoffs with respect to sizing can be approximated analytically as:  $E_A = 6 \times 10^{-21} J \cdot S/t_A$  and  $E_B = 10^{-21} J \cdot S/t_B$ 

(a) **(20pts)** You can change sizing of either one or both of the blocks with the same supply voltage to get minimum energy when running at 5nS. (Circuit optimization)

$$\begin{split} E_{TOT} &= E_A + E_B = 6X10^{-21}/t_A + 10^{-21}/t_B \\ t_{TOT} &= t_A + t_B = 5nS \\ &\to E_{TOT} = E_A + E_B = 6X10^{-21}/(t_{TOT} - t_B) + 10^{-21}/t_B \end{split}$$

```
 ∂ E_{TOT} / ∂ t_B = 0 
 ∴ t_{A,NEW} = 3.55 nS, t_{B,NEW} = 1.45 nS 
 E_{A,NEW} = 6X10^{-21} / 3.55 nS = 3 nS / 3.55 nS * 6X10^{-21} / 3 nS = 0.845 * E_{A,OLD} 
 → AREA_{A,NEW} = 0.854 * AREA_{A,OLD} 
 E_{B,NEW} = 10^{-21} / 1.45 nS = 1 nS / 1.45 nS * 10^{-21} / 1 nS = 0.69 * E_{B,OLD} 
 → AREA_{B,NEW} = 0.69 * AREA_{B,OLD} 
 ∴ E_{TOT,NEW} = E_{A,NEW} + E_{B,NEW} = 0.845 * E_{A,OLD} + 0.69 * E_{B,OLD} 
 = 0.845 * 2 pJ + 0.69 * 1 pJ = 2.38 pJ
```

(b) **(20pts)** You change their supply voltage to get minimum energy when running at 5nS, but there is only one supply voltage for the entire design. Assume that all transistors operate in saturation region. (VDD optimization)

```
\begin{split} & \text{Delay} = \text{In}(2)^* R^* C \text{ where } R = \frac{3}{4}^* \text{VDD/I}_{D,SAT} \\ & \text{I}_{D,SAT} = K^* \text{W/L*1/2*}(\text{VDD-V}_{TH})2 \approx K^* \text{W/L*1/2*} \text{VDD}^2 \\ & R = 2 \text{L/}(K^* \text{W*VDD}) \\ & \text{Delay} = \text{In}(2) * \frac{3}{4} * 2 \text{L/}(K^* \text{W*VDD})^* C = \alpha^* \text{C/VDD} \\ & \text{t}_{TOT,OLD} = 4 \text{nS} = \alpha^* (C_A + C_B) / \text{V}_{DD,OLD} \\ & \text{t}_{TOT,NEW} = 5 \text{nS} = \alpha^* (C_A + C_B) / \text{V}_{DD,NEW} \\ & \text{V}_{DD,NEW} / \text{V}_{DD,OLD} = \text{t}_{TOT,OLD} / \text{t}_{TOT,NEW} = 4/5 \\ & \text{V}_{DD,NEW} / \text{V}_{DD,OLD} = \text{t}_{TOT,OLD} / \text{t}_{TOT,NEW} = 4/5 \\ & \text{V}_{DD,NEW} = 1.2 * 4/5 = 0.96 \text{V} \\ & \text{t}_{A,NEW} / \text{t}_{A,OLD} = \left[\alpha^* \text{C}_A / \text{V}_{DD,NEW}\right] / \left[\alpha^* \text{C}_A / \text{V}_{DD,OLD}\right] = \text{V}_{DD,OLD} / \text{V}_{DD,NEW} \\ & \text{t}_{B,NEW} / \text{t}_{B,OLD} = \left[\alpha^* \text{C}_B / \text{V}_{DD,NEW}\right] / \left[\alpha^* \text{C}_B / \text{V}_{DD,OLD}\right] = \text{V}_{DD,OLD} / \text{V}_{DD,NEW} \\ & \therefore \text{t}_{A,NEW} = 3.75 \text{nS} \text{ and t}_{B,NEW} = 1.25 \text{nS} \\ & \therefore \text{E}_{TOT,NEW} = \text{E}_{A,NEW} + \text{E}_{B,NEW} = 6 \text{X} 10^{-21} / \text{t}_{A,NEW} + 10^{-21} / / \text{t}_{B,NEW} = 2.4 \text{pJ} \end{split}
```